By using this site, you agree to the Privacy Policy and Terms of Use.
Accept
World of SoftwareWorld of SoftwareWorld of Software
  • News
  • Software
  • Mobile
  • Computing
  • Gaming
  • Videos
  • More
    • Gadget
    • Web Stories
    • Trending
    • Press Release
Search
  • Privacy
  • Terms
  • Advertise
  • Contact
Copyright © All Rights Reserved. World of Software.
Reading: Security Researchers Find Current RISC-V CPU Implementations Coming Up Short
Share
Sign In
Notification Show More
Font ResizerAa
World of SoftwareWorld of Software
Font ResizerAa
  • Software
  • Mobile
  • Computing
  • Gadget
  • Gaming
  • Videos
Search
  • News
  • Software
  • Mobile
  • Computing
  • Gaming
  • Videos
  • More
    • Gadget
    • Web Stories
    • Trending
    • Press Release
Have an existing account? Sign In
Follow US
  • Privacy
  • Terms
  • Advertise
  • Contact
Copyright © All Rights Reserved. World of Software.
World of Software > Computing > Security Researchers Find Current RISC-V CPU Implementations Coming Up Short
Computing

Security Researchers Find Current RISC-V CPU Implementations Coming Up Short

News Room
Last updated: 2026/02/02 at 12:19 PM
News Room Published 2 February 2026
Share
Security Researchers Find Current RISC-V CPU Implementations Coming Up Short
SHARE

While many open-source enthusiasts like to flaunt RISC-V as not having the security challenges as x86_64 CPUs have seen over the past several years with various speculative execution / side-channel attacks and arguing for the benefits of an open-source ISA in stronger security, in practice it’s not so clear-cut. Security researchers at Germany’s CISPA Helmholtz Center for Information Security have found current RISC-V CPU implementations coming up short for their actual security.

Fabian Thomas and Lukas Gerlach of CISPA presented at FOSDEM 2026 this weekend in Brussels on RISC-V CPU security. They have been evaluating the security of RISC_V processor implementations in relation to the transient execution attacks and security problems that have given x86_64 CPUs much frustration in recent years. Unfortunately, the RISC-V situation isn’t nearly as ideal and even with being a younger and cleaner ISA, there are vulnerabilities. There’s also the matter of Linux kernel Spectre patches for RISC-V lagging behind and only working their way to mainline now, even though they are vulnerable too and years after Arm and x86 processors saw their Spectre mitigations land.

RISC-V security slide

Here’s the key takeaways from their FOSDEM talk abstract:

“This talk takes a critical look at how RISC-V implementations handle microarchitectural security today. We show that even “simple” in-order designs already suffer from architectural flaws and powerful side channels. In our earlier work, we demonstrated novel attacks, such as Cache+Time and CycleDrift, on the first commercial RISC-V CPUs, exploiting unprivileged access to instruction-retirement counters and cache-timing leakage.

But manual analysis does not scale. RISCover, our open-source differential fuzzing framework, automatically discovers architectural vulnerabilities across closed-source RISC-V CPUs. By comparing instruction behavior across 8 commercial CPUs from 3 vendors, RISCover found what manual analysis missed: GhostWrite, a bug in T-Head’s XuanTie C910 that lets unprivileged code write directly to physical memory, completely bypassing virtual memory isolation. We also discovered multiple “halt-and-catch-fire” sequences that crash CPUs from userspace, leading to denial-of-service.

These findings reveal a pattern: while the RISC-V specification provides strong security primitives (e.g., PMP and cleaner privilege separation), implementations consistently choose insecure defaults—leaving unprivileged timing sources enabled, shipping undocumented vendor extensions like XTheadVec without proper validation, and omitting features to limit speculation. RISC-V is at an inflection point: the architecture is still young enough to fix, but adoption is accelerating fast. The decisions vendors make today—insecure defaults, unvalidated extensions, missing mitigations—will be baked into billions of chips we cannot patch.”

If RISC-V CPU security interests you, the video recording and slide deck from this FOSDEM 2026 presentation can be found at FOSDEM.org.

Sign Up For Daily Newsletter

Be keep up! Get the latest breaking news delivered straight to your inbox.
By signing up, you agree to our Terms of Use and acknowledge the data practices in our Privacy Policy. You may unsubscribe at any time.
Share This Article
Facebook Twitter Email Print
Share
What do you think?
Love0
Sad0
Happy0
Sleepy0
Angry0
Dead0
Wink0
Previous Article Mission’s first music streamer in the 778S is now on sale Mission’s first music streamer in the 778S is now on sale
Next Article The Best Cell Phone Boosters We’ve Tested for 2026 The Best Cell Phone Boosters We’ve Tested for 2026
Leave a comment

Leave a Reply Cancel reply

Your email address will not be published. Required fields are marked *

Stay Connected

248.1k Like
69.1k Follow
134k Pin
54.3k Follow

Latest News

Think Twice Before Wearing Your Headphones Outside – Here’s Why – BGR
Think Twice Before Wearing Your Headphones Outside – Here’s Why – BGR
News
China Post Group ventures into drone sector · TechNode
China Post Group ventures into drone sector · TechNode
Computing
Check out this bizarre Google Wallet bug causing the app to flicker wildly
Check out this bizarre Google Wallet bug causing the app to flicker wildly
News
Corvette recall: GM pulls vehicles over faulty software issue
Corvette recall: GM pulls vehicles over faulty software issue
Software

You Might also Like

China Post Group ventures into drone sector · TechNode
Computing

China Post Group ventures into drone sector · TechNode

1 Min Read

My Pinterest Income Breakdown — 10 Ways I Actually Make Money From Pins – Digital Marketing

11 Min Read
How to Get More Views on TikTok |
Computing

How to Get More Views on TikTok |

6 Min Read
OpenAI Releases Industrial Policy Blueprint: AI Tax, Public Wealth Fund, and a New Social Contract for the Intelligence Age – Chat GPT AI Hub
Computing

OpenAI Releases Industrial Policy Blueprint: AI Tax, Public Wealth Fund, and a New Social Contract for the Intelligence Age – Chat GPT AI Hub

11 Min Read
//

World of Software is your one-stop website for the latest tech news and updates, follow us now to get the news that matters to you.

Quick Link

  • Privacy Policy
  • Terms of use
  • Advertise
  • Contact

Topics

  • Computing
  • Software
  • Press Release
  • Trending

Sign Up for Our Newsletter

Subscribe to our newsletter to get our newest articles instantly!

World of SoftwareWorld of Software
Follow US
Copyright © All Rights Reserved. World of Software.
Welcome Back!

Sign in to your account

Lost your password?